Synopsys Partners with TSMC to Power Next-Generation AI Systems with Silicon Proven IP and Certified EDA Flows
AI-powered digital, analog and verification flows and broad IP solutions deliver exceptional quality of results for TSMC advanced technologies
- Successful silicon bring-up of industry's first low-power M-PHY v6.0 IP on TSMC N2P, tape-out of 64G UCIe IP, and 224G IP speeds development of next-generation AI systems
- Ongoing collaboration on AI-powered digital, analog, and verification flows and power integrity platforms across TSMC advanced nodes to deliver optimized quality of results
- Collaboration on agentic run assistance in
Synopsys Fusion Compiler improves PPA and design productivity on TSMC A14 using TSMC NanoFlex™ Pro architecture -
Synopsys 3DIC Compiler platform delivers productivity improvement for TSMC's CoWoS® technology at 5.5x reticle interposer sizes, enabling efficient 3D multi-die designs - Multiphysics design enablement for COUPE supports next-generation co-packaged optics
By unifying intelligent digital, analog, and verification flows, advanced 3D multi-die design, and optical-to-electrical design capabilities,
"TSMC's most advanced process and packaging technologies are opening new frontiers for performance, bandwidth, and energy efficiency in AI and autonomous systems," said Michael Buehler-Garcia, Senior Vice President at
"Our collaboration with Open Innovation Platform® (OIP) ecosystem partners like
Advancing 3DFabric with Integrated Analysis and Signoff Flows for
Optical, Electrical, and Thermal
To support the growing scale and complexity of multi-die designs,
Collaboration with Synopsys RedHawk-SC™ for digital power integrity, Synopsys Totem™ for analog power integrity, and HFSS-IC Pro for electromagnetic extraction expands from TSMC A16™ to A14. Synopsys Totem-SC™ provides analog power integrity signoff at ultrahigh-capacity for large N2-based designs and embedded memories, while Synopsys PathFinder-SC™ extends multi-die electrostatic discharge (ESD) signoff coverage to N2. Cloud-based multiprocessor and GPU acceleration further shortens turnaround time, enabling multiphysics design teams to iterate rapidly across complex, thermally constrained 3D assemblies.
Expanded multiphysics simulation and analysis capabilities strengthen coverage across photonic, electrical, and thermal domains. Enablement for COUPE spans Ansys Zemax OpticStudio® for optical path simulation, Ansys Lumerical™ for photonic device simulation, HFSS-IC Pro for electromagnetic extraction, and RedHawk-SC Electrothermal for thermal and electrical co-simulation. Together, these tools support the design of co-packaged optical solutions for high-bandwidth datacenter connectivity.
Accelerating Design Productivity and Time-to-Results
Extensive IP Portfolio on Advanced, Specialty, and Automotive TSMC Nodes
This year,
Additionally,
Additional Resources
- Blog: Learn about
Synopsys' silicon bring-up of M-PHY v6.0 IP on TSMC's N2P process. - Blog: Learn how
Synopsys is delivering LPDDR6 Read/Write Eyes at 10.67 Gb/s on TSMC's N2P process. - Webinar: Gain executive-level insights from
Synopsys , TSMC and others, into silicon and system engineering for AI hardware from experts at the forefront of these groundbreaking AI innovations -
Synopsys is also hosting several demonstrations at Booth #302 in TSMC 2026 Technology Symposium inNorth America . For more information, visit Synopsys TSMC Technology Symposium page.
About
© 2026
Contacts
Media
corp-pr@synopsys.com
View original content to download multimedia:https://www.prnewswire.com/news-releases/synopsys-partners-with-tsmc-to-power-next-generation-ai-systems-with-silicon-proven-ip-and-certified-eda-flows-302750693.html
SOURCE